```
Release 14.6 Map P.68d (nt64)
Xilinx Map Application Log File for Design 'top'
Design Information
_____
Command Line : map -intstyle pa -w fsm.ngd
Target Device : xc7k325t
Target Package : ffg900
Target Speed
              : -2
Mapper Version : kintex7 -- $Revision: 1.55 $
Mapped Date : Sat Dec 07 13:07:49 2013
WARNING:LIT:701 - PAD symbol "Push_Buttons_TRI_I[0]" has an
undefined
   IOSTANDARD.
WARNING:LIT:702 - PAD symbol "Push_Buttons_TRI_I[0]" is not
constrained (LOC) to
   a specific location.
Mapping design into LUTs...
Running directed packing...
Running delay-based LUT packing...
Updating timing models...
INFO: Map: 215 - The Interim Design Summary has been generated
in the MAP Report
   (.mrp).
Running timing-driven placement...
Total REAL time at the beginning of Placer: 1 mins 55 secs
Total CPU time at the beginning of Placer: 1 mins 51 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:c69c7d96) REAL
time: 2 mins 27 secs
Phase 2.7 Design Feasibility Check
INFO:Place:834 - Only a subset of IOs are locked. Out of 27
IOs, 15 are locked
   and 12 are not locked. If you would like to print the names
of these IOs,
   please set the environment variable
XIL_PAR_DESIGN_CHECK_VERBOSE to 1.
```

Phase 2.7 Design Feasibility Check (Checksum:c69c7d96) REAL

time: 2 mins 27 secs

Phase 3.31 Local Placement Optimization

Phase 3.31 Local Placement Optimization (Checksum:abecd095)

REAL time: 2 mins 27 secs

Phase 4.2 Initial Placement for Architecture Specific Features

Phase 4.2 Initial Placement for Architecture Specific Features (Checksum:da70bdeb) REAL time: 2 mins 40 secs

Phase 5.30 Global Clock Region Assignment

Phase 5.30 Global Clock Region Assignment (Checksum:da70bdeb)

REAL time: 2 mins 40 secs

Phase 6.3 Local Placement Optimization

. . .

Phase 6.3 Local Placement Optimization (Checksum: 88be3dc)

REAL time: 2 mins 48 secs

Phase 7.5 Local Placement Optimization

Phase 7.5 Local Placement Optimization (Checksum:99f259cb)

REAL time: 2 mins 48 secs

Phase 8.8 Global Placement

| • | • | • |   |   |   | • | <br>• |   |   |   |   |   |   |   |   | <br>• | • |   |   |   |   | • |   |   | • |       |   |   |   |   |   |   |       |   |   |   |       |   |   |   |   |   |                |   |   |   |   |   |
|---|---|---|---|---|---|---|-------|---|---|---|---|---|---|---|---|-------|---|---|---|---|---|---|---|---|---|-------|---|---|---|---|---|---|-------|---|---|---|-------|---|---|---|---|---|----------------|---|---|---|---|---|
| • | • | • | • | • | • | • | <br>• | • | • | • | • | • | • | • | • | <br>• | • | • | • | • | • | • | • | • |   | <br>• | • | • | • | • | • | • | <br>• | • | • | • | <br>• | • | • | • | • | • | <br>. <b>.</b> | • | • | • | • | • |
| • | • | • | • | • | • |   | <br>• |   |   | • | • | • |   |   |   |       | • | • | • | • |   | • | • | • |   | <br>• | • | • | • | • | • |   | <br>• | • |   | • | <br>• | • | • | • | • | • | <br>           | • | • | • |   | • |
| • | • | • | • | • | • | • | <br>• | • |   | • | • | • | • | • | • | <br>  | • |   |   |   |   |   |   |   |   |       |   |   |   |   |   |   |       |   |   |   |       |   |   |   |   |   |                |   |   |   |   |   |

.....

Phase 8.8 Global Placement (Checksum:b82947e) REAL time: 5 mins 13 secs

Phase 9.5 Local Placement Optimization

Phase 9.5 Local Placement Optimization (Checksum:b82947e)

REAL time: 5 mins 14 secs

Phase 10.18 Placement Optimization

Phase 10.18 Placement Optimization (Checksum:a91e59a6) REAL

time: 7 mins 5 secs

Phase 11.5 Local Placement Optimization

Phase 11.5 Local Placement Optimization (Checksum:a91e59a6)

REAL time: 7 mins 5 secs

Phase 12.34 Placement Validation

Phase 12.34 Placement Validation (Checksum:a91e59a6) REAL

time: 7 mins 6 secs

Total REAL time to Placer completion: 9 mins 19 secs Total CPU time to Placer completion: 8 mins 59 secs Running post-placement packing...

Writing output files...

WARNING: PhysDesignRules: 372 - Gated clock. Clock net

uBlaze\_i/axi\_hwicap\_0/axi\_hwicap\_0/HWICAP\_CTRL\_I/icap\_statemac hine\_I1/icap\_ns

tate\_cs[3]\_PWR\_54\_o\_Mux\_51\_o is sourced by a combinatorial pin. This is not

good design practice. Use the CE pin to control the loading of data into the

flip-flop.

WARNING:PhysDesignRules:372 - Gated clock. Clock net dynamic\_i/clk\_1hz is

sourced by a combinatorial pin. This is not good design practice. Use the  ${\tt CE}$ 

pin to control the loading of data into the flip-flop. WARNING:PhysDesignRules:372 - Gated clock. Clock net

uBlaze\_i/axi\_hwicap\_0/axi\_hwicap\_0/HWICAP\_CTRL\_I/icap\_statemac
hine I1/icap ns

tate\_cs[3]\_PWR\_52\_o\_Mux\_47\_o is sourced by a combinatorial pin. This is not

good design practice. Use the CE pin to control the loading of data into the  $\,$ 

flip-flop.

WARNING: PhysDesignRules: 372 - Gated clock. Clock net

uBlaze\_i/axi\_hwicap\_0/axi\_hwicap\_0/HWICAP\_CTRL\_I/icap\_statemac hine\_I1/icap\_ns tate\_cs[3]\_PWR\_53\_o\_Mux\_49\_o is sourced by a combinatorial pin. This is not

good design practice. Use the CE pin to control the loading of data into the

flip-flop.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM1\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM2\_RAMD\_O>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM3\_RAMD\_O>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM4\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM8\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM7\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM5\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.RX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM6\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM1\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM3\_RAMD\_O>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am RAM7 RAMD O>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM8\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM4\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM2\_RAMD\_O>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr am\_RAM6\_RAMD\_0>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/QSPI\_FLASH/QSPI\_FLASH/QSPI\_LEGACY\_MD\_GEN.QSPI\_CORE\_I
NTERFACE\_I/FIFO</pre>

\_EXISTS.TX\_FIFO\_II/USE\_2N\_DEPTH.V6\_S6\_AND\_LATER.I\_ASYNC\_FIFO\_B RAM/U0/xst\_fifo

\_generator/gconvfifo.rf/grf.rf/gntv\_or\_sync\_fifo.mem/gdm.dm/Mr
am\_RAM5\_RAMD\_O>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/microblaze\_0\_d\_bram\_ctrl\_2\_microblaze\_0\_bram\_block\_B
RAM\_Addr[30]>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[14].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[15].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[8].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[13].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[10].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa</pre>

```
nce.Data_Flow_I
```

/Register\_File\_I/Using\_LUT6.All\_RAM32M[7].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[2].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[12].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0\_d\_bram\_ctrl\_2\_microblaze\_0\_bram\_block\_B
RAM Addr[31]>

is incomplete. The signal does not drive any load pins in the design.

WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[3].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[1].ram32m\_i\_RAMD\_D1\_O>

is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[0].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[11].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[5].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING: PhysDesignRules: 367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[4].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[9].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:367 - The signal

<uBlaze\_i/microblaze\_0/microblaze\_0/MicroBlaze\_Core\_I/Performa
nce.Data\_Flow\_I</pre>

/Register\_File\_I/Using\_LUT6.All\_RAM32M[6].ram32m\_i\_RAMD\_D1\_O>
is incomplete.

The signal does not drive any load pins in the design. WARNING:PhysDesignRules:2383 - Issue with pin connections and/or configuration

on

block:<uBlaze\_i/axi\_hwicap\_0/axi\_hwicap\_0/HWICAP\_CTRL\_I/IPIC\_I
F\_I/STARTUP\_INC</pre>

LUDE.GEN\_7Series\_STARTUP.STARTUPE2\_inst>:<STARTUP\_STARTUP>.
USRDONEO and/or

USRDONETS are tied low. This will cause the DONE pin to go low after

configuration. If this behavior is not intended, please tie these inputs

high.

WARNING: PhysDesignRules: 2452 - The IOB LEDs\_TRI\_O[3] is either not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an  $\,$ 

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB LEDs\_TRI\_O[4] is either not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB LEDs\_TRI\_O[5] is either

not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING:PhysDesignRules:2452 - The IOB LEDs\_TRI\_O[6] is either not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING:PhysDesignRules:2452 - The IOB LEDs\_TRI\_O[0] is either not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING:PhysDesignRules:2452 - The IOB LEDs\_TRI\_O[1] is either not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB LEDs\_TRI\_O[2] is either not constrained

(LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB Push\_Buttons\_TRI\_I[3] is either not

constrained (LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB Push\_Buttons\_TRI\_I[4] is either not

constrained (LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB Push\_Buttons\_TRI\_I[1] is either not

constrained (LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING: PhysDesignRules: 2452 - The IOB Push\_Buttons\_TRI\_I[2] is either not

constrained (LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

WARNING:PhysDesignRules:2452 - The IOB Push\_Buttons\_TRI\_I[0] is either not

constrained (LOC) to a specific location and/or has an undefined I/O Standard

(IOSTANDARD). This condition may seriously affect the device and will be an

error in bitstream creation. It should be corrected by properly specifying

the pin location and I/O Standard.

## Design Summary

| Design Summary:                 |       |     |    |
|---------------------------------|-------|-----|----|
| Number of errors: 0             |       |     |    |
| Number of warnings: 53          |       |     |    |
| Slice Logic Utilization:        |       |     |    |
| Number of Slice Registers:      | 2,734 | out | of |
| 407,600 1%                      |       |     |    |
| Number used as Flip Flops:      | 2,696 |     |    |
| Number used as Latches:         | 3     |     |    |
| Number used as Latch-thrus:     | 0     |     |    |
| Number used as AND/OR logics:   | 35    |     |    |
| Number of Slice LUTs:           | 3,020 | out | of |
| 203,800 1%                      |       |     |    |
| Number used as logic:           | 2,572 | out | of |
| 203,800 1%                      |       |     |    |
| Number using O6 output only:    | 1,962 |     |    |
| Number using O5 output only:    | 114   |     |    |
| Number using O5 and O6:         | 496   |     |    |
| Number used as ROM:             | 0     |     |    |
| Number used as Memory:          | 338   | out | of |
| 64,000 1%                       |       |     |    |
| Number used as Dual Port RAM:   | 160   |     |    |
| Number using O6 output only:    | 96    |     |    |
| Number using O5 output only:    | 0     |     |    |
| Number using O5 and O6:         | 64    |     |    |
| Number used as Single Port RAM: | 0     |     |    |
| Number used as Shift Register:  | 178   |     |    |
| Number using O6 output only:    | 176   |     |    |
| Number using O5 output only:    | 1     |     |    |
| Number using 05 and 06:         | 1     |     |    |
|                                 |       |     |    |

Number used exclusively as route-thrus: 110

| Number with same-slice register load: | 103   |     |
|---------------------------------------|-------|-----|
| Number with same-slice carry load:    | 6     |     |
| Number with other load:               | 1     |     |
|                                       |       |     |
| Slice Logic Distribution:             |       |     |
| Number of occupied Slices:            | 1,445 | out |
| 50,950 2%                             |       |     |
| Number of LUT Flip Flop pairs used:   | 3,851 |     |
| Number with an unused Flip Flop:      | 1,360 | out |
| 3,851 35%                             |       |     |
| Number with an unused LUT:            | 831   | out |

831 out of Number with an unused LUT

of

of

3,851 21%

Number of fully used LUT-FF pairs: 1,660 out of

3,851 43%

> Number of unique control sets: 224

Number of slice register sites lost

to control set restrictions: 938 out of

407,600 1%

A LUT Flip Flop pair for this architecture represents one LUT paired with

one Flip Flop within a slice. A control set is a unique combination of

clock, reset, set, and enable signals for a registered element.

The Slice Logic Distribution report is not meaningful if the design is

over-mapped for a non-slice resource or if Placement fails. OVERMAPPING of BRAM resources should be ignored if the design is

over-mapped for a non-BRAM resource or if placement fails.

## IO Utilization:

Number of bonded IOBs: 27 out of 500 5% Number of LOCed IOBs: 15 out of 27 55% IOB Flip Flops: 3

Specific Feature Utilization:

Number of RAMB36E1/FIFO36E1s: 32 out of

| 445 7%                                  |    |     |    |
|-----------------------------------------|----|-----|----|
| Number using RAMB36E1 only:             | 32 |     |    |
| Number using FIFO36E1 only:             | 0  |     |    |
| Number of RAMB18E1/FIF018E1s:           | 2  | out | of |
| 890 1%                                  |    |     |    |
| Number using RAMB18E1 only:             | 2  |     |    |
| Number using FIFO18E1 only:             | 0  |     |    |
| Number of BUFG/BUFGCTRLs:               | 4  | out | of |
| 32 12%                                  |    |     |    |
| Number used as BUFGs:                   | 3  |     |    |
| Number used as BUFGCTRLs:               | 1  |     |    |
| Number of IDELAYE2/IDELAYE2_FINEDELAYs: | 0  | out | of |
| 500 0%                                  |    |     |    |
| Number of ILOGICE2/ILOGICE3/ISERDESE2s: | 0  | out | of |
| 500 0%                                  |    |     |    |
| Number of ODELAYE2/ODELAYE2_FINEDELAYs: | 0  | out | of |
| 150 0%                                  |    |     |    |
| Number of OLOGICE2/OLOGICE3/OSERDESE2s: | 3  | out | of |
| 500 1%                                  |    |     |    |
| Number used as OLOGICE2s:               | 3  |     |    |
| Number used as OLOGICE3s:               | 0  |     |    |
| Number used as OSERDESE2s:              | 0  |     |    |
| Number of PHASER_IN/PHASER_IN_PHYs:     | 0  | out | of |
| 40 0%                                   |    |     |    |
| Number of PHASER_OUT/PHASER_OUT_PHYs:   | 0  | out | of |
| 40 0%                                   |    |     |    |
| Number of BSCANs:                       | 1  | out | of |
| 4 25%                                   |    |     |    |
| Number of BUFHCEs:                      | 0  | out | of |
| 168 0%                                  |    |     |    |
| Number of BUFRs:                        | 0  | out | of |
| 40 0%                                   |    |     |    |
| Number of CAPTUREs:                     | 0  | out | of |
| 1 0%                                    |    |     |    |
| Number of DNA_PORTs:                    | 0  | out | of |
| 1 0%                                    |    |     | _  |
| Number of DSP48E1s:                     | 3  | out | of |
| 840 1%                                  | •  | _   | _  |
| Number of EFUSE_USRs:                   | 0  | out | of |
| 1 0%                                    | _  |     | _  |
| Number of FRAME_ECCs:                   | U  | out | of |

| 1  | 0%     |    |                 |   |     |    |
|----|--------|----|-----------------|---|-----|----|
| N  | Jumber | of | GTXE2_CHANNELs: | 0 | out | of |
| 16 | 0%     |    |                 |   |     |    |
|    |        | of | GTXE2_COMMONs:  | 0 | out | of |
|    | 0%     |    |                 |   |     |    |
|    |        | of | IBUFDS_GTE2s:   | 0 | out | of |
|    | 0%     | _  |                 | _ |     | _  |
|    |        | of | ICAPs:          | 1 | out | of |
|    | 50%    |    |                 |   |     |    |
|    |        | of | IDELAYCTRLs:    | 0 | out | of |
| 10 | 0%     |    |                 |   |     |    |
|    |        | of | IN_FIFOs:       | 0 | out | of |
|    | 0%     |    |                 |   |     |    |
|    |        | of | MMCME2_ADVs:    | 1 | out | of |
|    | 10%    |    |                 |   |     |    |
|    |        | of | OUT_FIFOs:      | 0 | out | of |
|    | 0%     |    |                 |   |     |    |
| N  | Jumber | of | PCIE_2_1s:      | 0 | out | of |
|    | 0%     |    |                 |   |     |    |
|    |        | of | PHASER_REFs:    | 0 | out | of |
| 10 | 0%     |    |                 |   |     |    |
| N  | lumber | of | PHY_CONTROLs:   | 0 | out | of |
| 10 | 0%     |    |                 |   |     |    |
|    |        | of | PLLE2_ADVs:     | 1 | out | of |
| 10 | 10%    |    |                 |   |     |    |
| N  | lumber | of | STARTUPs:       | 1 | out | of |
| 1  | 100%   |    |                 |   |     |    |
| N  | Jumber | of | XADCs:          | 0 | out | of |
| 1  | 0%     |    |                 |   |     |    |
|    |        |    |                 |   |     |    |

Average Fanout of Non-Clock Nets: 4.23

Peak Memory Usage: 1321 MB

Total REAL time to MAP completion: 9 mins 28 secs Total CPU time to MAP completion: 9 mins 7 secs

Mapping completed.

See MAP report file "fsm.mrp" for details.